# Computer Organization and Design Processor

# MIPS multicycle processor

[adapted from Mary Jane Irwin slides]

#### **Reading assignment**

- Designing a MIPS multicycle processor
  - PH(3): 5.5, 5.7
  - Appendix C The Basics of Logic Design C.10
  - Appendix D Mapping Control to Hardware D.3-D.5

#### **Multicycle Implementation Overview**

- □ Each instruction step takes 1 clock cycle
  - Therefore, an instruction takes more than 1 clock cycle to complete
- Not every instruction takes the same number of clock cycles to complete
- Multicycle implementations allow
  - faster clock rates
  - different instructions to take a different number of clock cycles
  - functional units to be used more than once per instruction as long as they are used on different clock cycles, as a result
    - only need one memory
    - only need one ALU/adder

## The Multicycle Datapath – A High Level View

Registers have to be added after every major functional unit to hold the output value until it is used in a subsequent clock cycle



# **Clocking the Multicycle Datapath**



## **Our Multicycle Approach**

- Break up the instructions into steps where each step takes a clock cycle while trying to
  - balance the amount of work to be done in each step
  - use only one major functional unit per clock cycle
- At the end of a clock cycle
  - Store values needed in a later clock cycle by the current instruction in a state element (internal register not visible to the programmer)

IR – Instruction Register

MDR – Memory Data Register

A and B – Register File read data registers

ALUout – ALU output register

- All (except IR) hold data only between a pair of adjacent clock cycles (so they don't need a write control signal)
- Data used by subsequent instructions are stored in programmer visible state elements (i.e., Register File, PC, or Memory)

## The Complete Multicycle Data with Control



#### **Review: Our ALU Control**

- Controlling the ALU uses of multiple decoding levels
  - main control unit generates the ALUOp bits
  - ALU control unit generates ALUcontrol bits

| Instr op | funct  | ALUOp | action   | ALUcontrol |
|----------|--------|-------|----------|------------|
| lw       | xxxxxx | 00    | add      | 0110       |
| sw       | xxxxxx | 00    | add      | 0110       |
| beq      | XXXXXX | 01    | subtract | 1110       |
| add      | 100000 | 10    | add      | 0110       |
| subt     | 100010 | 10    | subtract | 1110       |
| and      | 100100 | 10    | and      | 0000       |
| or       | 100101 | 10    | or       | 0001       |
| xor      | 100110 | 10    | xor      | 0010       |
| nor      | 100111 | 10    | nor      | 0011       |
| slt      | 101010 | 10    | slt      | 1111       |

#### Our Multicycle Approach, con't

- Reading from or writing to any of the internal registers,
   Register File, or the PC occurs (quickly) at the beginning (for read) or the end of a clock cycle (for write)
- Reading from the Register File takes ~50% of a clock cycle since it has additional control and access overhead (but reading can be done in parallel with decode)
- Had to add multiplexors in front of several of the functional unit input ports (e.g., Memory, ALU) because they are now shared by different clock cycles and/or do multiple jobs
- All operations occurring in one clock cycle occur in parallel
  - This limits us to one ALU operation, one Memory access, and one Register File access per clock cycle

#### **Five Instruction Steps**

- Instruction Fetch
- Instruction Decode and Register Fetch
- R-type Instruction Execution, Memory Read/Write Address Computation, Branch Completion, or Jump Completion
- 4. Memory Read Access, Memory Write Completion or R-type Instruction Completion
- Memory Read Completion (Write Back)

INSTRUCTIONS TAKE FROM 3 - 5 CYCLES!

#### **Step 1: Instruction Fetch**

- Use PC to get instruction from the memory and put it in the Instruction Register
- Increment the PC by 4 and put the result back in the PC
- Can be described succinctly using the RTL "Register-Transfer Language"

```
IR = Memory[PC];
PC = PC + 4;
```

Can we figure out the values of the control signals?

What is the advantage of updating the PC now?

# **Datapath Activity During Instruction Fetch**



## **Datapath Activity During Instruction Fetch**



## Fetch Control Signals Settings

Unless otherwise assigned

PCWrite, IRWrite,
MemWrite, RegWrite=0
others=X

| IorD=0 | Instr Fetch |
| MemRead; IRWrite | ALUSrcA=0 | ALUSrcB=01 |
| PCSource, ALUOp=00 | PCWrite |
| PCWrite | PCWr

## Step 2: Instruction Decode and Register Fetch

- Don't know what the instruction is yet, so can only
  - Read registers rs and rt in case we need them
  - Compute the branch address in case the instruction is a branch
- The RTL:

■ Note we aren't setting any control lines based on the instruction (since we don't know what it is (the control logic is busy "decoding" the op code bits))

## **Datapath Activity During Instruction Decode**



## **Datapath Activity During Instruction Decode**



#### **Decode Control Signals Settings**



#### **Step 3 (instruction dependent)**

- ALU is performing one of four functions, based on instruction type
- Memory reference (lw and sw):

R-type:

$$ALUOut = A op B;$$

Branch:

if 
$$(A==B)$$
 PC = ALUOut;

Jump:

$$PC = PC[31-28] \mid | (IR[25-0] << 2);$$

#### Datapath Activity During 1w & sw Execute



## Datapath Activity During 1w & sw Execute



# **Datapath Activity During R-type Execute**



## **Datapath Activity During R-type Execute**



## Datapath Activity During beq Execute



## Datapath Activity During beq Execute



# Datapath Activity During j Execute



## Datapath Activity During j Execute



#### **Execute Control Signals Settings**



#### Step 4 (also instruction dependent)

Memory reference:

R-type instruction completion

```
Reg[IR[15-11]] = ALUOut;
```

 Remember, the register write actually takes place at the end of the cycle on the clock edge

## Datapath Activity During 1w Memory Access



## Datapath Activity During 1w Memory Access



## Datapath Activity During sw Memory Access



## Datapath Activity During sw Memory Access



## **Datapath Activity During R-type Completion**



## **Datapath Activity During R-type Completion**



**Memory Access Control Signals Settings** Decode **Instr Fetch** IorD=0 Unless otherwise assigned ALUSrcA=0 MemRead; IRWrite ALUSrcB=11 ALUSTCA=0 Start PCWrite, IRWrite, ALUOp=00 ALUsrcB=01 PCWriteCond= MemWrite, RegWrite=0 RCSource,ALUOp=9/ (0p = R-type) others=X PCWrite (Op = lw or sw) (Op |= j)ALUSrcA=1 ALUSrcA=1 ALUSrcA=1 ALUSrcB=10 ALUSrcB=00 ALUSrcB=00 PCSource=10 **Execute** 00=qOULA ALUOp=01 ALUOp=10 **PCWrite** PCWriteCond= PCSource=01 PCWriteCond=Q PCWriteCond  $(Op \models lw)$ Memory Access RegDst=1 MemRead MemWrite RegWrite TorD=1 TorD=1 MemtoReq=0 PCWriteCond=0 PCWriteCond=0 PCWriteCond=0

# **Step 5: Memory Read Completion (Write Back)**

All we have left is the write back into the register file the data just read from memory for lw instruction

$$Reg[IR[20-16]] = MDR;$$

What about all the other instructions?

# Datapath Activity During 1w Write Back



# Datapath Activity During 1w Write Back



Write Back Control Signals Settings Decode **Instr Fetch** IorD=0 Unless otherwise assigned MemRead; IRWrite ALUSrcA=0 ALUSTCA=0 Start ALUSrcB=11 PCWrite, IRWrite, ALUsrcB=01 00=qOULA MemWrite, RegWrite=0 RCSource,ALUOp=0 RCWriteCond= (Op = R-type) others=X PCWrite (Op = lw or sw) (Op = j)ALUSrcA=1 ALUSrcA=1 ALUSrcA=1 ALUSrcB=10 ALUSrcB=00 ALUSrcB=00 PCSource=10 **Execute** 00=qOULA ALUOp=01 ALUOp=10 **PCWrite** PCWriteCond= PCSource=01 PCWriteCond=0 PCWriteCond  $(Op \models lw)$ Memory Access ReqDst=1 MemRead MemWrite RegWrite TorD=1 TorD=1 MemtoReq=0 PCWriteCond=0 PCWriteCond=0 PCWriteCond= RegDst=0 RegWrite MemtoReg=1 PCWriteCond=0/ **Write Back** 

# **RTL Summary**

| Step             | R-type                          | Mem Ref                                                                                 | Branch                 | Jump                              |  |  |  |  |  |  |
|------------------|---------------------------------|-----------------------------------------------------------------------------------------|------------------------|-----------------------------------|--|--|--|--|--|--|
| Instr<br>fetch   | IR = Memory[PC]; $PC = PC + 4;$ |                                                                                         |                        |                                   |  |  |  |  |  |  |
| Decode           | ALUOut =                        | A = Reg[IR[25-21]]; $B = Reg[IR[20-16]];$ $ALUOut = PC + (sign-extend(IR[15-0]) << 2);$ |                        |                                   |  |  |  |  |  |  |
| Execute          | ALUOut = A op B;                | ALUOut = A + sign-extend (IR[15-0]);                                                    | if (A==B) PC = ALUOut; | PC = PC[31-28]   (IR[25-0] << 2); |  |  |  |  |  |  |
| Memory<br>access | Reg[IR[15<br>-11]] =<br>ALUOut; | <pre>MDR = Memory[ALUOut];     or Memory[ALUOut]     = B;</pre>                         |                        |                                   |  |  |  |  |  |  |
| Write-<br>back   |                                 | Reg[IR[20-16]]<br>= MDR;                                                                |                        |                                   |  |  |  |  |  |  |

#### **Answering Simple Questions**

How many cycles will it take to execute this code?

```
lw $t2, 0($t3)
    lw $t3, 4($t3)
    beq $t2, $t3, Label 3
#assume not
    add $t5, $t2, $t3
    sw $t5, 8($t3)

Label: ...
address for second lw being calculated
```

- □ What is going on during the 8<sup>th</sup> cycle of execution?
- □ In what cycle does the actual addition of \$t2 and \$t3 takes place? 16th cycle 12th cycle
- In what cycle is the branch target address calculated?

#### **Multicycle Control**

- Multicycle datapath control signals are not determined solely by the bits in the instruction
  - e.g., op code bits tell what operation the ALU should be doing, but not what instruction cycle is to be done next
- We can use a finite state machine for control
  - a set of states (current state stored in State Register)
  - next state function (determined by current state and the input)
  - output function (determined by current state)



 So we are using a Moore machine (datapath control signals based only on current state)



#### Finite State Machine Implementation



# **Datapath Control Outputs Truth Table**

| Outputs     |      | Input Values (Current State[3-0]) |      |      |      |      |      |      |      |      |
|-------------|------|-----------------------------------|------|------|------|------|------|------|------|------|
|             | 0000 | 0001                              | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 |
| PCWrite     | 1    | 0                                 | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| PCWriteCond | X    | 0                                 | 0    | 0    | 0    | 0    | 0    | 0    | 1    | Х    |
| IorD        | 0    | X                                 | X    | 1    | X    | 1    | X    | X    | X    | X    |
| MemRead     | 1    | 0                                 | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    |
| MemWrite    | 0    | 0                                 | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    |
| IRWrite     | 1    | 0                                 | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| MemtoReg    | Х    | X                                 | Х    | Х    | 1    | Х    | Х    | 0    | Х    | Х    |
| PCSource    | 00   | XX                                | XX   | XX   | XX   | XX   | XX   | XX   | 01   | 10   |
| ALUOp       | 00   | 00                                | 00   | XX   | XX   | XX   | 10   | XX   | 01   | XX   |
| ALUSrcB     | 01   | 11                                | 10   | XX   | XX   | XX   | 00   | XX   | 00   | XX   |
| ALUSrcA     | 0    | 0                                 | 1    | Х    | X    | X    | 1    | Х    | 1    | Х    |
| RegWrite    | 0    | 0                                 | 0    | 0    | 1    | 0    | 0    | 1    | 0    | 0    |
| RegDst      | Х    | Х                                 | Х    | Х    | 0    | Х    | Х    | 1    | Х    | X    |

## **Next State Truth Table**

| Current |        | Ins    | st[31-26] | (Op[5- | 0])    |         |
|---------|--------|--------|-----------|--------|--------|---------|
| State   | 000000 | 000010 | 000100    | 100011 | 101011 | Any     |
| [3-0]   | (R-    | (jmp)  | (beq)     | (lw)   | (sw)   | other   |
|         | type)  |        |           |        |        |         |
| 0000    | 0001   | 0001   | 0001      | 0001   | 0001   | 0001    |
| 0001    | 0110   | 1001   | 1000      | 0010   | 0010   | illegal |
| 0010    | XXXX   | XXXX   | XXXX      | 0011   | 0101   | illegal |
| 0011    | XXXX   | XXXX   | XXXX      | 0100   | XXXX   | illegal |
| 0100    | XXXX   | XXXX   | XXXX      | 0000   | XXXX   | illegal |
| 0101    | XXXX   | XXXX   | XXXX      | XXXX   | 0000   | illegal |
| 0110    | 0111   | XXXX   | XXXX      | XXXX   | XXXX   | illegal |
| 0111    | 0000   | XXXX   | XXXX      | XXXX   | XXXX   | illegal |
| 1000    | XXXX   | XXXX   | 0000      | XXXX   | XXXX   | illegal |
| 1001    | XXXX   | 0000   | XXXX      | XXXX   | XXXX   | illegal |

# Simplifying the Control Unit Design

- □ For an implementation of the full MIPS ISA instr's can take from 3 clock cycles to 20+ clock cycles
  - resulting in finite state machines with hundreds to thousands of states with even more arcs (state sequences)
    - Such state machine representations become impossibly complex
- Instead, can represent the set of control signals that are asserted during a state as a low-level control "instruction" to be executed by the datapath

#### microinstructions

"Executing" the microinstruction is equivalent to asserting the control signals specified by the microinstruction

#### **Microprogramming**

- A microinstruction has to specify
  - what control signals should be asserted
  - what microinstruction should be executed next
- □ Each microinstruction corresponds to one state in the FSM and is assigned a state number (or "address")
  - 1. Sequential behavior increment the state (address) of the current microinstruction to get to the state (address) of the next
  - 2. Jump to the microinstruction that begins execution of the next MIPS instruction (state 0)
  - Branch to a microinstruction based on control unit input using dispatch tables
    - need one for microinstructions following state 1
    - need another for microinstructions following state 2
- The set of microinstructions that define a MIPS assembly language instruction (macroinstruction) is its microroutine

#### **Defining a Microinstruction Format**

- □ Format the fields of the microinstruction and the control signals that are affected by each field
  - control signals specified by a field usually have functions that are related
  - format is chosen to simplify the representation and to make it difficult to write inconsistent microinstructions
    - i.e., that allow a given control signal be set to two different values
- Make each field of the microinstruction responsible for specifying a nonoverlapping set of control signals
  - signals that are never asserted simultaneously may share the same field
  - seven fields for our simple machine
    - ALU control; SRC1; SRC2; Register control; Memory;
       PCWrite control; Sequencing

## **Our Microinstruction Format**

| Field            | Value        | Signal setting                           | Comments                                                                        |
|------------------|--------------|------------------------------------------|---------------------------------------------------------------------------------|
| ALU              | Add          | ALUOp = 00                               | Cause ALU to add                                                                |
| control          | Subt         | ALUOp = 01                               | Cause ALU to subtract (compare op for beq)                                      |
|                  | Func code    | ALUOp = 10                               | Use IR function code to determine ALU control                                   |
| SRC1             | PC           | ALUSrcA = 0                              | Use PC as top ALU input                                                         |
|                  | А            | ALUSrcA = 1                              | Use reg A as top ALU input                                                      |
| SRC2             | В            | ALUSrcB = 00                             | Use reg B as bottom ALU input                                                   |
|                  | 4            | ALUSrcB = 01                             | Use 4 as bottom ALU input                                                       |
|                  | Extend       | ALUSrcB = 10                             | Use sign ext output as bottom ALU input                                         |
|                  | Extshft      | ALUSrcB = 11                             | Use shift-by-two output as bottom ALU input                                     |
| Register control | Read         |                                          | Read RegFile using rs and rt fields of IR as read addr's; put data into A and B |
|                  | Write ALU    | RegWrite,<br>RegDst = 1,<br>MemtoReg = 0 | Write RegFile using rd field of IR as write addr and ALUOut as write data       |
|                  | Write<br>MDR | RegWrite,<br>RegDst = 0,<br>MemtoReg = 1 | Write RegFile using rt field of IR as write addr and MDR as write data          |

# Our Microinstruction Format, con't

| Field            | Value           | Signal setting                | Comments                                                                    |
|------------------|-----------------|-------------------------------|-----------------------------------------------------------------------------|
| Memory           | Read PC         | MemRead,<br>IorD = 0,IRWrite  | Read memory using PC as addr; write result into IR (and MDR)                |
|                  | Read ALU        | MemRead,<br>lorD = 1          | Read memory using ALUOut as addr; write results into MDR                    |
|                  | Write ALU       | MemWrite,<br>IorD = 1         | Write memory using ALUOut as addr and B as write data                       |
| PC write control | ALU             | PCSource = 00<br>PCWrite      | Write PC with output of ALU                                                 |
|                  | ALUOut-<br>cond | PCSource = 01,<br>PCWriteCond | If Zero output of ALU is true, write PC with the contents of ALUOut         |
|                  | Jump<br>address | PCSource = 10,<br>PCWrite     | Write PC with IR jump address after shift-by-two                            |
| Sequen-<br>cing  | Seq             | AddrCtl = 11                  | Choose next microinstruction sequentially                                   |
|                  | Fetch           | AddrCtl = 00                  | Jump to the first microinstruction (i.e., Fetch) to begin a new instruction |
|                  | Dispatch 1      | AddrCtl = 01                  | Branch using PLA_1                                                          |
|                  | Dispatch 2      | AddrCtl = 10                  | Branch using PLA_2                                                          |

## **Dispatch (Branch) Logic**

 Dispatch operations are implemented using special logic (PLAs)

| Microcode Dispatch PLA_1 |          |                 |  |  |  |  |  |
|--------------------------|----------|-----------------|--|--|--|--|--|
| Opcod<br>e field         | Opcode   | Value<br>(Addr) |  |  |  |  |  |
| 000000                   | R-format | Rexec (6)       |  |  |  |  |  |
| 000010                   | jmp      | Jump <b>(9)</b> |  |  |  |  |  |
| 000100                   | beq      | Beq <b>(8)</b>  |  |  |  |  |  |
| 100011                   | lw       | Maddr (2)       |  |  |  |  |  |
| 101011                   | sw       | Maddr (2)       |  |  |  |  |  |

| Microcode Dispatch PLA_2 |        |                 |  |  |  |  |  |
|--------------------------|--------|-----------------|--|--|--|--|--|
| Opcode field             | Opcode | Value<br>(Addr) |  |  |  |  |  |
| 100011                   | lw     | Memlw (3)       |  |  |  |  |  |
| 101011                   | sw     | Memsw (5)       |  |  |  |  |  |

#### **Creating the Microprogram**

#### Fetch microinstruction

|           | ALU<br>control | SRC1 | SRC2 | Reg<br>control | Memory  | PCWrite control | Seq'ing |
|-----------|----------------|------|------|----------------|---------|-----------------|---------|
| Fetch (0) | Add            | PC   | 4    |                | Read PC | ALU             | Seq     |

compute PC + 4

fetch instr write ALU go to µinstr 1 into IR output into PC

- Label field represents the state (address) of the microinstruction
- Fetch microinstruction assigned state (address) 0

# The Entire Control Microprogram

| Addr | ALU<br>control | SRC1 | SRC2        | Reg<br>control | Memory       | PCWrite control | Seq'ing |
|------|----------------|------|-------------|----------------|--------------|-----------------|---------|
| 0    | Add            | PC   | 4           |                | Read PC      | ALU             | Seq     |
| 1    | Add            | PC   | Ext<br>shft | Read           |              |                 | Disp 1  |
| 2    | Add            | А    | Extend      |                |              |                 | Disp 2  |
| 3    |                |      |             |                | Read ALU     |                 | Seq     |
| 4    |                |      |             | Write<br>MDR   |              |                 | Fetch   |
| 5    |                |      |             |                | Write<br>ALU |                 | Fetch   |
| 6    | Func<br>code   | A    | В           |                |              |                 | Seq     |
| 7    |                |      |             | Write<br>ALU   |              |                 | Fetch   |
| 8    | Subt           | А    | В           |                |              | ALUOut-<br>cond | Fetch   |
| 9    |                |      |             |                |              | Jump<br>address | Fetch   |

#### **Microcode Implementation**



### **Control Path Design Alternatives**



hardwired control microprogrammed control

- Microprogram representation advantages
  - Easier to design, write, and debug

#### **Multicycle Advantages & Disadvantages**

- Uses the clock cycle efficiently the clock cycle is timed to accommodate the slowest instruction step
  - balance the amount of work to be done in each step
  - restrict each step to use only one major functional unit
- Multicycle implementations allow
  - faster clock rates
  - different instructions to take a different number of clock cycles
  - functional units to be used more than once per instruction as long as they are used on different clock cycles

#### but

Requires additional internal state registers, muxes, and more complicated (FSM) control

# Single Cycle vs. Multiple Cycle Timing



**WB** 

**IFetch** 

Dec

**Exec** 

Dec

**IFetch** 

**Exec** 

Mem

Mem

**IFetch**